让找料更便捷
电子元器件
采购信息平台
生意随身带
随时随地找货
一站式电子元器件
采购平台
半导体行业观察第一站
标签:
摘要: OverviewoftheMAX1104024-BitSimultaneous-Sampling,Sigma-DeltaADCAbstract:ThisapplicationnotehighlightsthekeyfeaturesoftheMAX11040simultaneous-samplingsigma-deltaADC.Thearticlewilldiscuss4-channelsimultaneoussampling;theabilitytoprogramphasedelaysindividuallyforeachchannel;cascadinguptoeightdevices;andtheoperationoftheactive-lowFAULTandOVERFLOWsignals.Exampletestdata,generatedwithdevice'sevaluation(
Overview of the MAX11040 24-Bit Simultaneous-Sampling, Sigma-Delta ADC
Abstract: This application note highlights the key features of the MAX11040 simultaneous-sampling sigma-delta ADC. The article will discuss 4-channel simultaneous sampling; the ability to program phase delays individually for each channel; cascading up to eight devices; and the operation of the active-low FAULT and OVERFLOW signals. Example test data, generated with device's evaluation (EV) kit, will be shown.
The MAX11040 integrates four 24-bit, sigma-delta ADCs to enable 4-channel simultaneous sampling. Unlike multiplexed-channel sigma-delta ADCs that do not maintain phase integrity, the MAX11040 not height=335 alt="Figure 1. The same sine-wave signal was applied to the four inputs of the MAX11040. Simultaneous outputs are shown at right." src="/data/attachment/portal/201007/ET33814201007230417381.gif" width=650>
Figure 1. The same sine-wave signal was applied to the four inputs of the MAX11040. Simultaneous outputs are shown at right.
Users can independently program phase delay for each ADC channel with a maximum of 333µs delay in 1.33µs steps. By programming phase delays into the ADC channels, the users can null out inherent phase delays caused by filters, delay lines, etc., in their signal path. The delay step size is also smaller than the data rate, thus allowing the user a resolution not available after acquisition.
Figure 2 shows the sampled output when zero phase delay is programmed and when varying phase delays are programmed. In both cases, all four inputs are tied to the same signal source.
Figure 2. The same sine-wave signal was applied to the four inputs of the MAX11040. Figure 2A shows the simultaneous output from the four channels when zero phase delay was programmed. Figure 2B shows the simultaneous output from the four channels when varying phase delays were programmed.
If four channels are not sufficient for an application, height=326 alt="Figure 3. Diagram of the setup for cascading up to 8 MAX11040 devices." src="/data/attachment/portal/201007/ET33814201007230417383.gif" width=604>
Figure 3. Diagram of the setup for cascading up to 8 MAX11040 devices.
The MAX11040 generates active-low OVERFLOW and active-low FAULT signals whenever the input goes above ±0.88% of VREF or above 6V, respectively. This feature is important for generating an alarm height=372 alt="Figure 4. High-frequency analog input OV detection and recovery for a fast-moving input." src="/data/attachment/portal/201007/ET33814201007230417384.gif" width=581>
Figure 4. High-frequency analog input OV detection and recovery for a fast-moving input.
Figure 5. High-frequency analog input OV detection and recovery for a slow-moving input.
The following example data was generated with the MAX11040 EV kit.
Figure 6 shows the block diagram of two ADCs. The settings were programmed for various phase delays. An AC signal of 4VP-P running at 120Hz was provided to the 8 inputs (four inputs for each device). The phase delay for each channel was programmed with the following codes:
CH1000µsCH2363646.88µsCH32 × 367293.75µsCH43 × 36108140.62µsCH14 × 36144187.50µsCH25 × 36180234.38µsCH36 × 36216281.25µsCH47 × 36252328.12µs
Figure 6. Two MAX11040 ADCs are shown with the various phase delays applied to the signal.
Figures 7 and 8 show the captured data from the two MAX11040 devices in Figure 6. height=456 alt="Figure 7。The data that resulted from the dual ADC setup in Figure 6." src="/data/attachment/portal/201007/ET33814201007230417387.gif" width=649 border=0>
More detailed image (PDF, 279KB)
Figure 7。The data that resulted from the dual ADC setup in Figure 6.
More detailed image (PDF, 269KB)
Figure 8. A zoomed-in view of Figure 7.
If a designer wants to use active-low OVERFLOW or active-low FAULT as interrupt signals, then either an external D flip flop or an internal latch is needed in the hardware. The signals will become latched when the active-low OVERFLOW or active-low FAULT goes low src="/data/attachment/portal/201007/ET33814201007230417389.gif">
Figure 9. Latching OVERFLOW or FAULT signals.
With all the key features mentioned, MAX11040 is an ideal candidate for:
上一篇:10~20MHz晶体振荡器
下一篇:TIC226可控硅调光电路原理图
型号 | 厂商 | 价格 |
---|---|---|
EPCOS | 爱普科斯 | / |
STM32F103RCT6 | ST | ¥461.23 |
STM32F103C8T6 | ST | ¥84 |
STM32F103VET6 | ST | ¥426.57 |
STM32F103RET6 | ST | ¥780.82 |
STM8S003F3P6 | ST | ¥10.62 |
STM32F103VCT6 | ST | ¥275.84 |
STM32F103CBT6 | ST | ¥130.66 |
STM32F030C8T6 | ST | ¥18.11 |
N76E003AT20 | NUVOTON | ¥9.67 |